

## Stochastic computing using superconductive random number generators

\*Yuki Yamanashi<sup>1,2,3</sup>

<sup>1</sup> Department of Electrical and Computer Engineering, Yokohama National University, 79-5 Tokiwadai, Hodogaya, Yokohama, Kanagawa, 240-8501 & Japan

<sup>2</sup> Institute of Advanced Sciences, Yokohama National University, 79-5 Tokiwadai, Hodogaya, Yokohama, Kanagawa, 240-8501 & Japan

<sup>3</sup> Institute for Multidisciplinary Sciences, Yokohama National University, 79-5 Tokiwadai, Hodogaya, Yokohama, Kanagawa, 240-8501 & Japan

### Abstract

Stochastic computing (SC) is a type of probabilistic computation that represents a numerical value as the probability of a '1' in a binary sequence. A major advantage of SC is its ability to perform complex logical operations with a remarkably small number of logic gates. For this reason, SC is attracting significant attention in fields like AI and machine learning, where approximate calculations are often sufficient and highly effective. However, SC does have certain disadvantages. These include the long computation time required for operations that demand high precision, and the need for high-quality random number sequences to ensure correct functioning.

In this presentation, we will introduce our research on SC hardware that addresses these challenges. Our approach utilizes single flux quantum (SFQ) circuits in conjunction with superconducting random number generators (SRNGs), which can generate a true random number sequence at a generation rate of beyond 30 Gbps [1,2]. We believe that SRNGs are an ideal solution for SC hardware implementation because they possess several key characteristics: a compact area, low power consumption, and very high operating speeds. Furthermore, the use of SRNGs is also highly effective for the scalable expansion of SC circuits. We will present a comprehensive overview of our work, including design and measurement results of several SC arithmetic circuits [3], the scalable interconnects of SC circuits using SRNGs [4], and the interfaces between the conventional binary computation system and our SFQ-based SC circuits.

### References

- [1] Y. Yamanashi and N. Yoshikawa, IEEE Trans. Appl. Supercond., Vol. 19, pp630–633, 2009
- [2] T. Sugiura et al. IEEE Trans. Appl. Supercond., Vol. 21, pp843–846, 2011
- [3] Y. Yamanashi et al. Supercond. Sci. Technol., Vol. 37, 115024, 2024
- [4] K. Asaka et al. Supercond. Sci. Technol., Vol. 38, 045009, 2025

*Keywords:* Stochastic computing, SFQ circuit, random number